

## Computer Architecture 3rd Year Degree Computer Science

2021/22 Task 1

### Task 1: Pipelined Microprocessor

NOTE: It is important to read the complete description of each exercise before starting with the implementation.

The objective of this task is to implement a pipelined version of the MIPS processor. A detailed description of the pipelined MIPS processor can be found in the book: "Computer Organization and Design: The Hardware/Software Interface", by David A. Patterson and John L. Hennessy, available in the EPS library. It is recommended to follow the book to complete this task, in particular, chapter 6 (sections 6.2 y 6.3).

### **Design Overview**

It is requested to implement the MIPS microprocessor in its single-cycle version, which will be used as the basis for the pipelined version. The processor does not need to support the full MIPS instruction set, but the following instructions: ADD, ADDI, SUB, SLTI, AND, ANDI, OR, XOR, LUI, LW, SW, J, BEQ and NOP, whose opcodes and description are included below. In any case, after pipelined the processor, the *beq* instruction, which involves control risks because it is a jump, will work "abnormally" in this basic pipelined version of the processor.

To make easier to complete this task, a simplified version of the single-cycle version of the processor is provided with the different sub-blocks of the processor already defined: the register bank, the arithmetic logic unit (ALU), the control unit ("Control" in Figures 2 and 3), the block that generates the control codes for the ALU ("ALU control") and the processor itself. Students must complete these files by writing the code for the corresponding VHDL architectures.

On the other hand, to verify the processor, a complete VHDL file is provided, with a very simple testbench that instantiates the micro and the instruction and data memories, for which a complete VHDL file is also included.

The hierarchical relationship in the design is the following (see figure 1):

- The testbench (processor tb), instantiates the processor (processor) and the 2 memories (memory).
- The processor (processor) instantiates the register bank (reg\_bank), the ALU (alu), the control unit (control\_unit) and the block for controlling the ALU (alu\_control).
- The runsim\_arq.do file allows launching the simulation by invoking Modelsim / Questasim script from the modelsim console. This file compiles, simulates and opens the waveforms described in wave\_arq.do

All register components must use the <u>rising edge of the clock, and asynchronous active high reset</u>. On the other hand, for the encoding of the processor it <u>is recommended</u>:

- Do not create additional components: make the program counter, the pipeline registers, multiplexers, etc. as code within the processor architecture.
- Use concurrent assignments (simple and conditional).

The provided material has the following structure, which must be maintained:

- Directorio *rtl/*: processor source code:

processor.vhdprocessor, incompletealu.vhdALU, completereg\_bank.vhdRegister bank, completecontrol\_unit.vhdControl unit, incompletealu control.vhdALU control, incomplete



processor tb.vhd

## Computer Architecture 3rd Year Degree Computer Science

2021/22 Task 1

- Directorio *sim/*: simulation tools, scripts and source code (all files are complete, except *wave.do*, where students must save their custom waveform):

| _             |                                   |
|---------------|-----------------------------------|
| memory.vhd    | Synchronous memory model          |
| programa.s    | Simple test assembler program     |
| programa.lst  | Program coding list               |
| instrucciones | Data file for data memory         |
| datos         | Data file for instructions memory |
| runsim.do     | Script to run ModelSim simulation |

Testbench

wave.do Script de configure ModelSim Waveform

The testbench instantiates the memories, which read, in an initialization phase at time = 0, the data from the files "instrucciones" and "datos" (note that these memories are models that simplify what would be a scenario with real memories). These two files result from the assembly of program.s. In addition, the program.lst file allows us to know in which direction each instruction is and how it is encoded. This program executes all the instructions of the processor and, as its comments explain, it includes instructions that, due to data and control risks, cannot be correctly executed by this version of the processor. As an additional reference, in Moodle you can find a link with the equivalence between MIPS register names and their number 0-31 (registers.html).



Figure 1. VHDL design file hierarchy

The diagram of the single-cycle processor to be implemented (completed) is shown in the following figure:

NOTA: To complete this exercise, the VDHL files from the course "*Estructura de Computadores*" (from the second semester of the first year) can be reviewed and reused. But you must use the provided files.



Task 1





Figure 2. Single-cycle processor.



2021/22 Task 1

The instructions to implement have the following description:



Format: ADD rd, rs, rt MIPS I

Purpose: To add 32-bit integers. If overflow occurs, then trap.

Description: rd ← rs + rt

| Add In     | nmedia         | te Word | dt |    |    |    | A         | DDI |
|------------|----------------|---------|----|----|----|----|-----------|-----|
| 31         | 26             | 25      | 21 | 20 | 16 | 15 |           | 0   |
| 7500 . 355 | DDI<br>1 0 0 0 | rs      | i  | rt |    |    | immediate |     |
|            | 6              |         | 5  | 5  | ;  |    | 16        | 10  |

Format: ADDI rt, rs, immediate MIPS I

**Purpose:** To add a constant to a 32-bit integer. If overflow occurs, then trap.

**Description:** rt ← rs + immediate

| ANI  | )             |     |    |     |    |    |    |    |      |         |   | And              |
|------|---------------|-----|----|-----|----|----|----|----|------|---------|---|------------------|
| 31   | 26            | 25  |    | 21  | 20 | 16 | 15 | 1  | 1 10 | 6       | 5 | 0                |
|      | CIAL<br>0 0 0 |     | rs |     | rt |    |    | rd | 0    | 0 0 0 0 | 1 | AND<br>0 0 1 0 0 |
| let. | 6             | 120 | 5  | 955 | 5  | 5  |    | 5  | 1,04 | 5       |   | 6                |

Format: AND rd, rs, rt MIPS I

Purpose: To do a bitwise logical AND.

**Description:**  $rd \leftarrow rs AND rt$ 



2021/22 Task 1

Format: ANDI rt, rs, immediate MIPS I

**Purpose:** To do a bitwise logical AND with a constant.

**Description:**  $rt \leftarrow rs AND immediate$ 

| OR |               |     |    |    |    |    |    |     |       |    |               |  |
|----|---------------|-----|----|----|----|----|----|-----|-------|----|---------------|--|
| 31 | 26            | 25  | 21 | 20 | 16 | 15 | 11 | 10  | 6     | 5  | 0             |  |
|    | ECIAL<br>0000 |     | rs | rt |    |    | rd | 000 | 0 0 0 | 10 | OR<br>0 1 0 1 |  |
|    | 6             | 900 | 5  | 5  | -  |    | 5  | 5   |       |    | 6             |  |

Format: OR rd, rs, rt MIPS I

Purpose: To do a bitwise logical OR.

Description: rd ← rs OR rt

| SUB               |    |    |    |    |    |    |      |         | s   | ubtract W    | ord |
|-------------------|----|----|----|----|----|----|------|---------|-----|--------------|-----|
| 31 26             | 25 | 21 | 20 | 16 | 15 | 1  | 1 10 | 6       | 5   | 0            |     |
| SPECIAL<br>000000 |    | rs | rt |    |    | rd | 0    | 0 0 0 0 | 1 ( | SUB<br>00010 |     |
| 6                 |    | 5  | 5  |    |    | 5  | •    | 5       |     | 6            |     |

Format: SUB rd, rs, rt MIPS I

Purpose: To subtract 32-bit integers. If overflow occurs, then trap.

**Description:**  $rd \leftarrow rs - rt$ 



2021/22 Task 1

| XOR Exclusive O |               |    |    |    |    |    |    |     |     |   |                  |  |
|-----------------|---------------|----|----|----|----|----|----|-----|-----|---|------------------|--|
| 31              | 26            | 25 | 21 | 20 | 16 | 15 | 11 | 10  | 6   | 5 | 0                |  |
|                 | ECIAL<br>0000 |    | rs | rt |    |    | rd | 000 | 0 0 | 1 | XOR<br>0 0 1 1 0 |  |
|                 | 6             |    | 5  | 5  |    |    | 5  | 5   | i.  |   | 6                |  |

Format: XOR rd, rs, rt MIPS I

Purpose: To do a bitwise logical EXCLUSIVE OR.

Description: rd ← rs XOR rt

Combine the contents of GPR rs and GPR rt in a bitwise logical exclusive OR operation and place the result into GPR rd.

| LW  |               |     |     |    |    |    |        | Load Word |
|-----|---------------|-----|-----|----|----|----|--------|-----------|
| 31  | 26            | 25  | 21  | 20 | 16 | 15 |        | 0         |
| 10  | LW<br>0 0 1 1 | b   | ase | rt |    |    | offset |           |
| 0.0 | 6             | No. | 5   | 5  |    |    | 16     |           |

Format: LW rt, offset(base) MIPS I

Purpose: To load a word from memory as a signed value.

**Description:** rt ← memory[base+offset]

| SW  |               |      |      |      |    |       |    |        | Store Word |
|-----|---------------|------|------|------|----|-------|----|--------|------------|
| 31  | 26            | 25   | 2    | 1 20 |    | 16    | 15 |        | 0          |
| 101 | SW<br>I 0 1 1 |      | base |      | rt |       |    | offset |            |
| A   | 6             | 0.00 | 5    | 750  | -5 | 15,60 |    | 16     |            |

Format: SW rt, offset(base) MIPS I

**Purpose:** To store a word to memory. **Description:** memory[base+offset]  $\leftarrow$  rt



6

# Computer Architecture 3<sup>rd</sup> Year Degree Computer Science

16

2021/22 Task 1

Format: LUI rt, immediate MIPS I

5

Purpose: To load a constant into the upper half of a word.

Description: rt ← immediate || 016

5

#### Set on Less Than Immediate

### SLTI

| 31  | 26           | 25 | 21 | 20 | 16 | 15 |           | 0  |
|-----|--------------|----|----|----|----|----|-----------|----|
| 0 0 | SLTI<br>1010 | r  | s  | rt |    |    | immediate |    |
|     | 6            |    | 5  | 5  |    |    | 16        | 76 |

Format: SLTI rt, rs, immediate MIPS I

**Purpose:** To record the result of a less-than comparison with a constant.

**Description:** rt ← (rs < immediate)

Compare the contents of GPR rs and the 16-bit signed *immediate* as signed integers and record the Boolean result of the comparison in GPR rt. If GPR rs is less than *immediate* the result is 1 (true), otherwise 0 (false).

| BEC | 3         |    |    |    |    |    |    |        | Branch on Equal |
|-----|-----------|----|----|----|----|----|----|--------|-----------------|
| 31  | 26        | 25 | 2  | 21 | 20 | 16 | 15 |        | 0               |
|     | EQ<br>100 |    | rs |    | rt |    |    | offset |                 |
|     | 6         |    | 5  |    | 5  |    |    | 16     |                 |

Format: BEQ rs, rt, offset MIPS I

Purpose: To compare GPRs then do a PC-relative conditional branch.

Description: if (rs = rt) then branch

An 18-bit signed offset (the 16-bit *offset* field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs and GPR rt are equal, branch to the effective target address after the instruction in the delay slot is executed.



2021/22 Task 1



Format: J target MIPS I

Purpose: To branch within the current 256 MB aligned region.

#### Description:

This is a PC-region branch (not PC-relative); the effective target address is in the "current" 256 MB aligned region. The low 28 bits of the target address is the <code>instr\_index</code> field shifted left 2 bits. The remaining upper bits are the corresponding bits of the address of the instruction in the delay slot (**not** the branch itself).

Jump to the effective target address. Execute the instruction following the jump, in the branch delay slot, before jumping.

#### The NOP instruction

The NOP instruction is not defined as an instruction in the MIPS instruction set, but as a particular case of another instruction. Regarding this task, the NOP instruction has all 32 bits set to '0'. The behavior of the processor for this instruction must be to not modify any of its resources (register bank, data memory).



2021/22 Task 1

### Exercise 1 (2 points)

It is requested to complete the MIPS microprocessor in its single-cycle version. The provided design does not support the set of instructions described before (ADD, ADDI, SUB, SLTI, AND, ANDI, OR, XOR, LUI, LW, SW, J, BEQ and NOP).

### Exercise 2 (1 point)

It is requested to make a simple assembler program capable of testing the instructions requested in Exercise 1.

### Exercise 3 (7 points)

It is requested to implement the pipelined MIPS microprocessor. The result should be a processor capable of execute, in the ideal case (without risks), one instruction per clock cycle. For this exercise, it is not necessary the processor supports risks (except the structural one: access to separate memories of instructions and data).

All registers must meet the following characteristics:

- 1. Use on the rising edge of the clock (rising\_edge (clk)).
- 2. Reset asynchronously using the "Reset" signal of the "processor\_core" entity.

It is recommended to use the next processor diagram (slightly different from the one in the book).

Note: It is highly recommended to have a printed version of the diagram to make annotations (or a digital version to write down the names of signals).



Task 1





Figure 3. Pipelined microprocessor.



2021/22 Task 1

#### **MATERIAL TO SUBMIT**

VHDL files from exercises 1 and 3 and the assembler program from exercise 2. A text file named P1\_grupoxxxx.txt where xxxx is the team number, and it must include the team members names and any explanation if necessary to understand the exercise.

Use 3 folders, one per exercise.

Submit a zip file through Moodle. The deadline is the last Friday of the last week of the task until 11:59 pm. For this task, <u>Friday October 9, 2020</u>.

\* The professor could request a defense of the task as part of the grade.

#### **HELP AND NOTICES**

Files "instrucciones" and "datos" must be located in the same folder of the simulation project. If not the case, in file "processor\_TB.vhd" the full path of these files can be given by changing the lines of code:

By the complete path to both files:

```
C_ELF_FILENAME => "X:\nombredirectorio\instrucciones",
...
C_ELF_FILENAME => "X:\nombredirectorio\datos",
```

In the provided practice material, the folder "sw" contains a test assembly program, and the tools to compile it into the format used by our memories (Windows executable). The test program "programa.asm" provided does NOT include data risks, and it tests all the instructions for the basic exercise. To generate the files for the memory content from the assembler program, it is enough to double click on file "argo comp.bat".

File "registers.html" contains a table with the name of the registers used in assembler language, and the corresponding number in the bank register of the processor, from 0 to 31.